翻訳と辞書
Words near each other
・ High-level architecture
・ High-level assembler
・ High-Level Conference on World Food Security
・ High-Level Data Link Control
・ High-level design
・ High-level emulation
・ High-level equilibrium trap
・ High-level language computer architecture
・ High-level Panel on Threats, Challenges and Change
・ High-level Panel on United Nations Systemwide Coherence
・ High-level Political Forum on Sustainable Development
・ High-level programming language
・ High-level radioactive waste management
・ High-Level Shading Language
・ High-level synthesis
High-level verification
・ High-level waste
・ High-lift device
・ High-Logic
・ High-loss calculation
・ High-Low (game show)
・ High-low skirt
・ High-low split
・ High-mannose-oligosaccharide beta-1,4-N-acetylglucosaminyltransferase
・ High-mast lighting
・ High-mobility group
・ High-molecular-weight kininogen
・ High-motion
・ High-net-worth individual
・ High-Nutrient, low-chlorophyll


Dictionary Lists
翻訳と辞書 辞書検索 [ 開発暫定版 ]
スポンサード リンク

High-level verification : ウィキペディア英語版
High-level verification

High-level verification (HLV), or electronic system-level (ESL) verification, is the task to verify ESL designs at high abstraction level, i.e., it is the task to verify a model that represents hardware above register-transfer level (RTL) abstract level. For high-level synthesis (HLS or C synthesis), HLV is to HLS as functional verification is to logic synthesis.
Electronic digital hardware design has evolved from low level abstraction at gate level to register transfer level (RTL), the abstraction level above RTL is commonly called high-level, ESL, or behavioral/algorithmic level.
In high-level synthesis, behavioral/algorithmic designs in ANSI C/C++/SystemC code is synthesized to RTL, which is then synthesized into gate level through logic synthesis. Functional verification is the task to make sure a design at RTL or gate level conforms to a specification. As logic synthesis matures, most functional verification is done at the higher abstraction, i.e. at RTL level, the correctness of logic synthesis tool in the translating process from RTL description to gate netlist is a less concern today.
High-level synthesis is still an emerging technology, so High-level verification today has two important areas under development
# to validate HLS is correct in the translation process, i.e. to validate the design before and after HLS are equivalent, typically through formal methods
# to verify a design in ANSI C/C++/SystemC code is conforming to a specification, typically through logic simulation.
== Terminology ==


抄文引用元・出典: フリー百科事典『 ウィキペディア(Wikipedia)
ウィキペディアで「High-level verification」の詳細全文を読む



スポンサード リンク
翻訳と辞書 : 翻訳のためのインターネットリソース

Copyright(C) kotoba.ne.jp 1997-2016. All Rights Reserved.